

| Course Title:              | Electronic Circuits |  |
|----------------------------|---------------------|--|
| Course Number:             | ELE 404             |  |
| Semester/Year (e.g. F2016) | W2024               |  |

| Instructor: | Fei Yuan            |
|-------------|---------------------|
| TA Name:    | Mohammadreza Maleki |

| Assignment/Lab Number: | Design Project |
|------------------------|----------------|
| Assignment/Lab Title:  | Design Project |

| <b>Submission Date:</b> | April 7th, 2024 |
|-------------------------|-----------------|
| Due Date:               | April 7th, 2024 |

| Student LAST<br>Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| Shanmuganathan       | Theeshiikan           | 501157664         | 2       | T.A.S      |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="https://www.torontomu.ca/senate/policies/pol60.pdf">https://www.torontomu.ca/senate/policies/pol60.pdf</a>

#### **Introduction:**

This is the final report for the ELE 404 Amplifier Design Project. This design project, which examines a multi-stage amplifier that can comply with a set of specifications, cultivates all of the course material related to Bipolar Junction Transistors (BJT).

## **Objectives:**

Below, the objectives and specifications are listed:

- Power supply: +10 V relative to the ground;
- Quiescent current drawn from the power supply: no larger than 10 mA;
- No-load voltage gain (at 1 kHz):  $|Avo| = 50 (\pm 10\%)$ ;
- Maximum no-load output voltage swing (at 1 kHz): no smaller than 8 V peak to peak;
- Loaded voltage gain (at 1 kHz and with RL = 1 k $\Omega$ ): no smaller than 90% of the no-load voltage gain;
- Maximum loaded output voltage swing (at 1 kHz and RL = 1 k $\Omega$ ): no smaller than 4 V peak to peak;
- Input resistance (at 1 kHz): no smaller than 20 k $\Omega$ ;
- Amplifier type: inverting or non-inverting;
- Frequency response: 20 Hz to 50 kHz (-3dB response);
- Type of transistors: BJT;
- Number of transistors (stages): no more than 3;
- ullet Resistances permitted: values smaller than 220 k $\Omega$  from the E24 series;
- Capacitors permitted: 0. 1  $\mu$ F, 1. 0  $\mu$ F, 2. 2  $\mu$ F, 4. 7  $\mu$ F, 10  $\mu$ F, 47  $\mu$ F, 100  $\mu$ F, 220  $\mu$ F;
- Other components (BJTs, diodes, Zener diodes, etc.): only from your ELE404 lab kit.

## **Graphs:**

Below are the characteristic Graphs for the BJT:



Figure 1. Characteristics Graph for Transistor 1 (CE Amplifier)

#### **Summary of Calculations:**

These are the values used in the circuit:

| C1   | C2   | C3    |
|------|------|-------|
| 10μF | 10μF | 220μF |

**Table 1. Capacitor Values** 

| R1          | R2          |
|-------------|-------------|
| $90k\Omega$ | $62k\Omega$ |

Table 2. Resistor Values

| RE1  | RE2         | RE3        | RC          |
|------|-------------|------------|-------------|
| 180Ω | $27k\Omega$ | $1k\Omega$ | $24k\Omega$ |

**Table 3. Emitter and Collector Resistor Values** 

| $I_c$    | β   | V <sub>cc</sub> | $g_m$                             |
|----------|-----|-----------------|-----------------------------------|
| 0.083 mA | 100 | 10 V            | $3.19 \times 10^{-6} \mathrm{ms}$ |

Table 4. Useful Values from Stage 1

#### **Overall Process:**

A 2 stage amplifier chosen to get the specifications given in this project. Those specifications being a voltage gain of 50 and Rin of greater than 20 kOhms. The design I presented consists of 2 stages. The first stage is a CE amplifier and the second stage is a CC amplifier. I set the gain to be 50 for the first stage. Since CC stage is the last one the gain would be close to unity which is approximately 1. When calculating overall gain, you take the gain at both stages and multiply them. Multiplying 50 and 1 would give you a gain of 50 as the overall value. To begin the calculations, Rc was first assumed to be 24 kOhms because I found that it worked best on multisim and was an accepted resistor. Then, Vc was found to be 8V and these values were used to calculate Ic. From this, all of the resistor values were calculated. Each of the calculated values were rounded to the nearest accepted resistor. The only assumed resistor value was  $R_C = 24k\Omega$ . The capacitors were all assumed. When simulating on multisim, the capacitors had a minimal effect on the gain. The capacitors are used to block the AC signal. Since the capacitor didn't affect the resistor calculations, whilst simulating the capacitor values were chosen to better fit the specifications.

# **Circuit Under Test:**



Figure 2. The Multisim Circuit

**Figure 2** is the multisim circuit used to test the specifications given. All of the resistor and capacitor values are accepted from the E24 list.

# **Experimental Results:**



Figure 3. The quiescent Current < 10 mA



Figure 4. Frequency Response Graph



**Figure 5.** The input and output voltages without load  $Gain = \frac{4.56 V}{0.0963 V} \approx 47.35$ 

Maximum not loaded output voltage swing =  $4.555 V_{p-p}$ 



Figure 6. The input and output voltage with load

Gain = 
$$\frac{4.14}{0.0970} \approx 42.68$$

Maximum loaded output voltage swing =  $4.184 V_{p-p}$ 

Input Resistance = 
$$R1//R2//Ri = \frac{1}{\frac{1}{90} + \frac{1}{62} + \frac{1}{48}} \approx 20.8 > 20 k\Omega$$

## **Conclusion and Remarks:**

All of the specifications were achieved except for the output voltage swing with no load. The value simulated was around 4.555V which is 3.445V aways from the specified 8V. The percent error is around 75.63%. Also the frequency response part is seen through the graph. All of the other requirements are met. Therefore, the CE-CC Amplifier was an effective design choice to meet the specifications. Overall, the project can be seen as a success. The manual calculations are added below in the Appendix.

# Appendix:

